Area Efficient Full Subtractor Based on Static 125nm CMOS Technology - International Journal of Trend in Scientific Research and Development

IJTSRD is a leading Open Access, Peer-Reviewed International Journal which provides rapid publication of your research articles and aims to promote the theory and practice along with knowledge sharing between researchers, developers, engineers, students, and practitioners working in and around the world in many areas. For any further information, feel free to write us on editor.ijtsrd@gmail.com

Friday, 12 October 2018

Area Efficient Full Subtractor Based on Static 125nm CMOS Technology


A combinational logic circuit is said to be independent of time since it gives the results based on present input not past input. This research is concerned about the comparison between currently existing full subtractor IC and the subtractor which is built efficiently in the 125nm and observing the distortion and changes caused in the result of both full subtractor. 


The behaviour of the efficient full subtractor is designed using tanner eda tools which was useful and the currently existing full subtractor is designed using xilnx software and lastly the layout for this research is designed with the help of multisim. With help of this research many newly created circuits can designed much more smaller. 

by G. Hemanth Kumar | K. Gopi | P. Gowtham | G. Naveen Balaji "Area Efficient Full Subtractor Based on Static 125nm CMOS Technology" 

Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-2 | Issue-6 , October 2018, 

URL: http://www.ijtsrd.com/papers/ijtsrd18860.pdf

Direct Link: http://www.ijtsrd.com/engineering/electronics-and-communication-engineering/18860/area-efficient-full-subtractor-based-on-static-125nm-cmos-technology/g-hemanth-kumar


call for paper social science , international journals of computer science, research papers

No comments:

Post a Comment

Ad