Optimized Carry Speculative Adder - International Journal of Trend in Scientific Research and Development

IJTSRD is a leading Open Access, Peer-Reviewed International Journal which provides rapid publication of your research articles and aims to promote the theory and practice along with knowledge sharing between researchers, developers, engineers, students, and practitioners working in and around the world in many areas. For any further information, feel free to write us on editor.ijtsrd@gmail.com

Monday, 19 March 2018

Optimized Carry Speculative Adder


Arithmetic logic units and digital signal processors widely uses adders. It is the most complicated arithmetic circuits in digital electronics. The existing adders suffer from critical path delay, area overhead and power consumption. 


Speculative adders are designed with variable latency that combines speculation technique along with correction methodology to attain high performance in terms of low area overhead over the existing adders. In speculative adders the sum and carry generation part is separated to reduce the area overhead. 

Carry Speculative Adder (CSPA) uses carry predictor circuit to reduce power consumption and to reduce the computational time and it uses error recognition and error correction circuit to find the fault occurred in the partial sum generator and to recover it to get accurate results. 

by B. V. Pavan Kumar | M. Lalitha Bhavani | Y. Himanth "Optimized Carry Speculative Adder" 

Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-2 | Issue-3 , April 2018, 

URL: http://www.ijtsrd.com/papers/ijtsrd11216.pdf

Direct Link - http://www.ijtsrd.com/engineering/electronics-and-communication-engineering/11216/optimized-carry-speculative-adder/b-v-pavan-kumar

research publication, international peer reviewed journal, physics journal

No comments:

Post a Comment

Ad